SCLS608A - MARCH 2005 - REVISED APRIL 2008

- Qualified for Automotive Applications
- Schmitt-Trigger Action on Each Input With No External Components
- Hysteresis Voltage Typically 0.9 V at V<sub>DD</sub> = 5 V and 2.3 V at V<sub>DD</sub> = 10 V
- Noise Immunity Greater Than 50%
- No Limit on Input Rise and Fall Times
- Standardized, Symmetrical Output Characteristics
- 100% Tested for Quiescent Current at 20 V
- Maximum Input Current of 1µA at 18 V Over Full Package Temperature Range, 100 nA at 18 V and 25°C

- 5-V, 10-V, and 15-V Parametric Ratings
- ESD Protection Level Per AEC-Q100 Classification
  - 2000-V (H2) Human-Body Model
  - 200-V (M3) Machine-Model
  - 1000-V (C5) Charge-Device Model
- Applications
  - Wave and Pulse Shapers
  - High-Noise-Environment Systems
  - Monostable Multivibrators
  - Astable Multivibrators
  - NAND Logic



#### description/ordering information

The CD4093B consists of four Schmitt-trigger circuits. Each circuit functions as a two-input NAND gate, with Schmitt-trigger action on both inputs. The gate switches at different points for positive- and negative-going signals. The difference between the positive voltage ( $V_P$ ) and the negative voltage ( $V_N$ ) is defined as hysteresis voltage ( $V_H$ ) (see Figure 2).

The CD4093B is available in 14-lead small-outline plastic package (M96) and 14-lead thin shrink small-outline packages (PWR suffixes).

|                | ORI      |                   | RMATION <sup>†</sup>     |                     |
|----------------|----------|-------------------|--------------------------|---------------------|
| TA             | PAC      | KAGE <sup>‡</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
| –40°C to 125°C | SOIC (M) | Reel of 2000      | CD4093BQM96Q1            | CD4093BQ            |

<sup>+</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at http://www.ti.com.

<sup>‡</sup> Package drawings, thermal data, and symbolization are available at http://www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

MENTS

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

Copyright © 2008, Texas Instruments Incorporated

by WWW.SKYTECH.ir

1

SCLS608A - MARCH 2005 - REVISED APRIL 2008

## functional block diagram



Figure 1. Hysteresis Definition, Characteristic, and Test Setup



SCLS608A - MARCH 2005 - REVISED APRIL 2008





3

SCLS608A - MARCH 2005 - REVISED APRIL 2008





TEXAS INSTRUMENTS Published by WWW.SKYTECH.ir

SCLS608A - MARCH 2005 - REVISED APRIL 2008

#### **TYPICAL CHARACTERISTICS**





SCLS608A - MARCH 2005 - REVISED APRIL 2008

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| DC input current, any one input $\pm 10 \text{ mA}$<br>Package thermal impedance, $\theta_{JA}$ (see Note 1) $\pm 10 \text{ mA}$<br>Device dissipation per output transistor for T <sub>A</sub> , all package types $\pm 100 \text{ mW}$<br>Operating temperature range, T <sub>A</sub> $\pm 00000000000000000000000000000000000$ | DC supply voltage range, V <sub>DD</sub> |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--|
| $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                              |                                          |  |
| Device dissipation per output transistor for T <sub>A</sub> , all package types                                                                                                                                                                                                                                                   |                                          |  |
| Operating temperature range, T <sub>A</sub> –40°C to 125°C                                                                                                                                                                                                                                                                        |                                          |  |
|                                                                                                                                                                                                                                                                                                                                   |                                          |  |
|                                                                                                                                                                                                                                                                                                                                   |                                          |  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions<sup>‡</sup>

|                 |                |                                   |            |               |  | 7 | MIN | MAX | UNIT |
|-----------------|----------------|-----------------------------------|------------|---------------|--|---|-----|-----|------|
| V <sub>CC</sub> | Supply voltage | range (T <sub>A</sub> = full pack | kage tempe | rature range) |  |   | 3   | 18  | V    |

<sup>‡</sup> For maximum reliability, nominal operating conditions should be selected so that operation is always within the given range.





SCLS608A - MARCH 2005 - REVISED APRIL 2008

#### static electrical characteristics

|                                                       | CC                | ONDITIO | NS              | LIMITS | AT IND | ICATED | TEMPER | RATURE           | S (°C) |      |  |
|-------------------------------------------------------|-------------------|---------|-----------------|--------|--------|--------|--------|------------------|--------|------|--|
| CHARACTERISTIC                                        | vo                | Vi      | V <sub>DD</sub> |        |        | 107    |        | 25               |        | UNIT |  |
|                                                       | (V)               | (V)     | (V)             | -40    | 85     | 125    | MIN    | TYP <sup>†</sup> | MAX    |      |  |
|                                                       |                   | 0,5     | 5               | 1      | 30     | 30     |        | 0.02             | 1      |      |  |
|                                                       |                   | 0,10    | 10              | 2      | 60     | 60     |        | 0.02             | 2      |      |  |
| Quiescent device current, I <sub>DD</sub> max         | 0,15 15 4 120 120 |         |                 |        |        |        |        |                  |        | μA   |  |
|                                                       |                   | 0,20    | 20              | 20     | 600    | 600    |        | 0.04             | 20     |      |  |
|                                                       |                   | А       | 5               | 2.2    | 2.2    | 2.2    | 2.2    | 2.9              |        |      |  |
|                                                       |                   | А       | 10              | 4.6    | 4.6    | 4.6    | 4.6    | 5.9              |        |      |  |
| Positive trigger thesheld veltage V min               |                   | Α       | 15              | 6.8    | 6.8    | 6.8    | 6.8    | 8.8              |        | v    |  |
| Positive trigger theshold voltage, V <sub>P</sub> min |                   | В       | 5               | 2.6    | 2.6    | 2.6    | 2.6    | 3.3              |        | v    |  |
|                                                       |                   | В       | 10              | 5.6    | 5.6    | 5.6    | 5.6    | 7                |        |      |  |
|                                                       |                   | В       | 15              | 6.3    | 6.3    | 6.3    | 6.3    | 9.4              |        |      |  |
|                                                       |                   | А       | 5               | 3.6    | 3.6    | 3.6    |        | 2.9              | 3.6    |      |  |
|                                                       |                   | А       | 10              | 7.1    | 7.1    | 7.1    |        | 5.9              | 7.1    |      |  |
| V <sub>P</sub> max                                    |                   | А       | 15              | 10.8   | 10.8   | 10.8   |        | 8.8              | 10.8   | 10.8 |  |
| vpmax                                                 |                   | В       | 5               | 4      | 4      | 4      |        | 3.3              | 4      | 4 V  |  |
|                                                       |                   | В       | 10              | 8.2    | 8.2    | 8.2    |        | 7                | 8.2    |      |  |
|                                                       |                   | В       | 15              | 12.7   | 12.7   | 12.7   |        | 9.4              | 12.7   |      |  |
|                                                       |                   | A       | 5               | 0.9    | 0.9    | 0.9    | 0.9    | 1.9              |        |      |  |
|                                                       |                   | Α       | 10              | 2.5    | 2.5    | 2.5    | 2.5    | 3.9              |        |      |  |
| Negative trigger threshold voltage, $V_N$ min         |                   | А       | 15              | 4      | 4      | 4      | 4      | 5.8              |        | v    |  |
| Negative trigger trieshold voltage, vN min            | B 5<br>B 10       |         |                 | 1.4    | 1.4    | 1.4    | 1.4    | 2.3              |        | v    |  |
|                                                       |                   |         |                 | 3.4    | 3.4    | 3.4    | 3.4    | 5.1              |        |      |  |
|                                                       |                   | В       | 15              | 4.8    | 4.8    | 4.8    | 4.8    | 7.3              |        |      |  |
|                                                       |                   | Α       | 5               | 2.8    | 2.8    | 2.8    |        | 1.9              | 2.8    |      |  |
|                                                       |                   | A       | 10              | 5.2    | 5.2    | 5.2    |        | 3.9              | 5.2    |      |  |
| V <sub>N</sub> max                                    |                   | А       | 15              | 7.4    | 7.4    | 7.4    |        | 5.8              | 7.4    | v    |  |
| VN max                                                |                   | В       | 5               | 3.2    | 3.2    | 3.2    |        | 2.3              | 3.2    | v    |  |
|                                                       |                   | В       | 10              | 6.6    | 6.6    | 6.6    |        | 5.1              | 6.6    |      |  |
|                                                       |                   | В       | 15              | 9.6    | 9.6    | 9.6    |        | 7.3              | 9.6    |      |  |
|                                                       |                   | А       | 5               | 0.3    | 0.3    | 0.3    | 0.3    | 0.9              |        |      |  |
|                                                       |                   | Α       | 10              | 1.2    | 1.2    | 1.2    | 1.2    | 2.3              |        |      |  |
| Hysteresis voltage, V <sub>H</sub> min                |                   | Α       | 15              | 1.6    | 1.6    | 1.6    | 1.6    | 3.5              |        | v    |  |
| Hysteresis voltage, v <sub>H</sub> min                |                   | В       | 5               | 0.3    | 0.3    | 0.3    | 0.3    | 0.9              |        | v    |  |
|                                                       |                   | В       | 10              | 1.2    | 1.2    | 1.2    | 1.2    | 2.3              |        |      |  |
|                                                       |                   | В       | 15              | 1.6    | 1.6    | 1.6    | 1.6    | 3.5              |        |      |  |
|                                                       |                   | А       | 5               | 1.6    | 1.6    | 1.6    |        | 0.9              | 1.6    |      |  |
|                                                       |                   | Α       | 10              | 3.4    | 3.4    | 3.4    |        | 2.3              | 3.4    |      |  |
| V <sub>H</sub> max                                    |                   | Α       | 15              | 5      | 5      | 5      |        | 3.5              | 5      | v    |  |
| AH IIIAV                                              |                   | В       | 5               | 1.6    | 1.6    | 1.6    |        | 0.9              | 1.6    | v    |  |
|                                                       |                   | В       | 10              | 3.4    | 3.4    | 3.4    |        | 2.3              | 3.4    |      |  |
|                                                       |                   | В       | 15              | 5      | 5      | 5      |        | 3.5              | 5      |      |  |

NOTES: A. Inputs on terminals 1, 5, 8, 12 or 2, 6, 9, 13; other inputs to  $V_{DD}$ .

B. Inputs on terminals 1 and 2, 5 and 6, 8 and 9, or 12 and 13; other inputs to  $V_{DD}$ .



SCLS608A - MARCH 2005 - REVISED APRIL 2008

#### static electrical characteristics (continued)

|                                                              | cc   | NDITIO | NS              | LIMITS | S AT IND | ICATED |       |                   |      |      |  |
|--------------------------------------------------------------|------|--------|-----------------|--------|----------|--------|-------|-------------------|------|------|--|
| CHARACTERISTIC                                               | ٧o   | Vi     | V <sub>DD</sub> | -40    | 85       | 107    | 25    |                   |      | UNIT |  |
|                                                              | (V)  | (V)    | (V)             |        |          | 125    | MIN   | TYP <sup>†</sup>  | MAX  |      |  |
|                                                              | 0.4  | 0,5    | 5               | 0.61   | 0.42     | 0.36   | 0.51  | 1                 |      |      |  |
| Output low (sink) current, I <sub>OL</sub> min               | 0.5  | 0,10   | 10              | 1.5    | 1.1      | 0.9    | 1.3   | 2.6               |      |      |  |
|                                                              | 1.5  | 0,15   | 15              | 4      | 2.8      | 2.4    | 3.4   | 6.8               |      | mA   |  |
|                                                              | 4.6  | 0,5    | 5               | -0.61  | -0.42    | -0.36  | -0.51 | -1                |      |      |  |
| Output bisk (source) summert I min                           | 2.5  | 0,5    | 5               | -1.8   | -1.3     | -1.15  | -1.6  | -3.2              |      |      |  |
| Output high (source) current, I <sub>OH</sub> min            | 9.5  | 0,10   | 10              | -1.5   | -1.1     | -0.9   | -1.3  | -2.6              |      | mA   |  |
|                                                              | 13.5 | 0,15   | 15              | -4     | -2.8     | -2.4   | -3.4  | -6.8              |      |      |  |
|                                                              |      | 0,5    | 5               | 0.05   | 0.05     | 0.05   |       | 0                 | 0.05 |      |  |
| Output voltage low level, V <sub>OL</sub> max                |      | 0,10   | 10              | 0.05   | 0.05     | 0.05   |       | 0                 | 0.05 | V    |  |
|                                                              |      | 0,15   | 15              | 0.05   | 0.05     | 0.05   |       | 0                 | 0.05 |      |  |
|                                                              |      | 0,5    | 5               | 4.95   | 4.95     | 4.95   | 4.95  | 5                 |      |      |  |
| Output voltage hig <mark>h level,</mark> V <sub>OH</sub> min |      | 0,10   | 10              | 9.95   | 9.95     | 9.95   | 9.95  | 10                |      | V    |  |
|                                                              |      | 0,15   | 15              | 14.95  | 14.95    | 14.95  | 14.95 |                   |      |      |  |
| Input current, I <sub>IN</sub> max                           |      | 0,18   | 18              | ±0.1   | ±1       | ±1     |       | ±10 <sup>-5</sup> | ±0.1 | μA   |  |

### dynamic electrical characteristics

 $T_A = 25^{\circ}C$ , input t<sub>r</sub>, t<sub>f</sub> = 20 ns,  $C_L = 50$  pF,  $R_L = 200$  k $\Omega$ 

|                                                             | TEST       |                     | LIMITS  |     |      |  |
|-------------------------------------------------------------|------------|---------------------|---------|-----|------|--|
| CHARACTERISTIC                                              | CONDITIONS | V <sub>DD</sub> (V) | MIN TYP | MAX | UNIT |  |
|                                                             |            | 5                   | 190     | 380 |      |  |
| Propagation delay time, t <sub>PHL</sub> , t <sub>PLH</sub> |            | 10                  | 90      | 180 | ns   |  |
|                                                             |            | 15                  | 65      | 130 |      |  |
|                                                             |            | 5                   | 100     | 200 |      |  |
| Transition time, t <sub>THL</sub> , t <sub>TLH</sub>        |            | 10                  | 50      | 100 | ns   |  |
|                                                             |            | 15                  | 40      | 80  |      |  |
| Input capacitance, C <sub>IN</sub>                          | Any Input  |                     | 5       | 7.5 | pF   |  |







6-Feb-2020

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| CD4093BQM96G4Q1  | ACTIVE | SOIC         | D       | 14   | 2500    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | CD4093BQ       | Samples |
| CD4093BQM96Q1    | ACTIVE | SOIC         | D       | 14   | 2500    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | CD4093BQ       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Addendum-Page 1 Published by WWW.SKYTECH.ir



www.ti.com

## PACKAGE OPTION ADDENDUM

6-Feb-2020

#### OTHER QUALIFIED VERSIONS OF CD4093B-Q1 :

• Catalog: CD4093B

• Military: CD4093B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# Published by WWW.SKYTECH.ir



- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

TEXAS INSTRUMENTS www.ti.com

# Published by WWW.SKYTECH.ir

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.



## **Published by WWW.SKYTECH.ir**